双极性晶体管

二极管

ESD保护、TVS、滤波和信号调节ESD保护

MOSFET

氮化镓场效应晶体管(GaN FET)

绝缘栅双极晶体管(IGBTs)

模拟和逻辑IC

汽车应用认证产品(AEC-Q100/Q101)

SOT163-1

74HC299-Q100

8-bit universal shift register; 3-state

The 74HC299-Q100 is an 8-bit universal shift register with 3-state outputs. It contains eight edge-triggered D-type flip-flops and the interstage logic necessary to perform synchronous shift-right, shift-left, parallel load and hold operations. The type of operation is determined by the mode select inputs S0 and S1. Pins I/O0 to I/O7 are flip-flop 3-state buffer outputs which allow them to operate as data inputs in parallel load mode. The serial outputs Q0 and Q7 are used for expansion in serial shifting of longer words. A LOW signal on the asynchronous master reset input MR overrides the Sn and clock CP inputs and resets the flip-flops. All other state changes are initiated by the rising edge of the clock pulse. Inputs can change when the clock is either state, provided that the recommended set-up and hold times are observed. A HIGH signal on the 3-state output enable inputs OE1 or OE2 disables the 3-state buffers and the I/On outputs assume a high-impedance OFF-state. In this condition, the shift, hold, load and reset operations can still occur. The 3-state buffers are also disabled by HIGH signals on both S0 and S1, when in preparation for a parallel load operation. Inputs include clamp diodes. This enables the use of current limiting resistors to interface inputs to voltages in excess of VCC.

This product has been qualified to the Automotive Electronics Council (AEC) standard Q100 (Grade 1) and is suitable for use in automotive applications.

Features and benefits

  • Automotive product qualification in accordance with AEC-Q100 (Grade 1)

    • Specified from -40 °C to +85 °C and from -40 °C to +125 °C

  • CMOS input levels

  • Multiplexed inputs/outputs provide improved bit density

  • Four operating modes:

    • Shift left

    • Shift right

    • Hold (store)

    • Load data

  • Operates with output enable or at high-impedance OFF-state

  • 3-state outputs drive bus lines directly

  • Cascadable for n-bit word lengths

  • ESD protection:

    • HBM JESD22-A114F exceeds 2 kV

    • MM JESD22-A115-A exceeds 200 V (C = 200 pF, R = 0 Ω)

参数类型

型号 VCC (V) Logic switching levels Output drive capability (mA) tpd (ns) fmax (MHz) Power dissipation considerations Tamb (°C) Package name
74HC299D-Q100 2.0 - 6.0 CMOS ± 7.8 19 54 low -40~125 SO20

封装

型号 可订购的器件编号,(订购码(12NC)) 状态 标示 封装 外形图 回流焊/波峰焊 包装
74HC299D-Q100 74HC299D-Q100J
(935690963118)
Active 74HC299D SOT163-1
SO20
(SOT163-1)
SOT163-1 WAVE_BG-BD-1
SOT163-1_118

环境信息

型号 可订购的器件编号 化学成分 RoHS RHF指示符
74HC299D-Q100 74HC299D-Q100J 74HC299D-Q100 rohs rhf rhf
品质及可靠性免责声明

文档 (9)

文件名称 标题 类型 日期
74HC299_Q100 8-bit universal shift register; 3-state Data sheet 2020-03-02
AN11044 Pin FMEA 74HC/74HCT family Application note 2019-01-09
001aai461 Block diagram: 74HC299D, 74HC299DB, 74HC299N, 74HC299PW, 74HCT299D, 74HCT299DB, 74HCT299N, 74HCT299PW Block diagram 2009-11-03
SOT163-1 3D model for products with SOT163-1 package Design support 2020-01-22
Nexperia_package_poster Nexperia package poster Leaflet 2020-05-15
SOT163-1 plastic, small outline package; 20 leads; 1.27 mm pitch; 12.8 mm x 7.5 mm x 2.65 mm body Package information 2022-06-20
Nexperia_Selection_guide_2023 Nexperia Selection Guide 2023 Selection guide 2023-05-10
HCT_USER_GUIDE HC/T User Guide User manual 1997-10-31
WAVE_BG-BD-1 Wave soldering profile Wave soldering 2021-09-08

支持

如果您需要设计/技术支持,请告知我们并填写 应答表 我们会尽快回复您。

模型

文件名称 标题 类型 日期
SOT163-1 3D model for products with SOT163-1 package Design support 2020-01-22

Ordering, pricing & availability

样品

作为 Nexperia 的客户,您可以通过我们的销售机构订购样品。

如果您没有 Nexperia 的直接账户,我们的全球和地区分销商网络可为您提供 Nexperia 样品支持。查看官方经销商列表