双极性晶体管

二极管

ESD保护、TVS、滤波和信号调节ESD保护

MOSFET

氮化镓场效应晶体管(GaN FET)

绝缘栅双极晶体管(IGBTs)

模拟和逻辑IC

汽车应用认证产品(AEC-Q100/Q101)

NPIC6C596D-Q100

Power logic 8-bit shift register; open-drain outputs

The NPIC6C596-Q100 is an 8-bit serial-in/serial or parallel-out shift register with a storage register and open-drain outputs. Both the shift and storage register have separate clocks. The device features a serial input (DS) and a serial output (Q7S) to enable cascading and an asynchronous reset MR input. A LOW on MR resets both the shift register and storage register. Data is shifted on the LOW-to-HIGH transitions of the SHCP input. The data in the shift register is transferred to the storage register on a LOW-to-HIGH transition of the STCP input. If both clocks are connected together, the shift register is always one clock pulse ahead of the storage register. To provide additional hold time in cascaded applications, the serial output QS7 is clocked out on the falling edge of SHCP. Data in the storage register drives the gate of the output extended-drain NMOS (EDNMOS) transistor whenever the output enable input (OE) is LOW. A HIGH on OE causes the outputs to assume a high-impedance OFF-state. Operation of the OE input does not affect the state of the registers.

The open-drain outputs are 33 V/100 mA continuous current extended-drain NMOS transistors designed for use in systems that require moderate load power such as LEDs. Integrated voltage clamps in the outputs provide protection against inductive transients making the device suitable for power driver applications such as relays, solenoids and other low-current or medium-voltage loads.

This product has been qualified to the Automotive Electronics Council (AEC) standard Q100 (Grade 1) and is suitable for use in automotive applications.

此产品已停产

Features and benefits

  • Automotive product qualification in accordance with AEC-Q100 (Grade 1)

    • Specified from -40 °C to +125 °C

  • Low RDSon

  • Eight Power EDNMOS transistor outputs of 100 mA continuous current

  • 250 mA current limit capability

  • Output clamping voltage 33 V

  • 30 mJ avalanche energy capability

  • Enhanced cascading for multiple stages

  • All registers cleared with single input

  • Low power consumption

  • ESD protection:

    • HBM AEC-Q100-002 revision D exceeds 2500 V

    • CDM AEC-Q100-011 revision B exceeds 1000 V

  • DHVQFN package with Side-Wettable Flanks enabling Automatic Optical Inspection (AOI) of solder joints

Applications

  • LED sign

  • Graphic status panel

  • Fault status indicator

封装

下表中的所有产品型号均已停产 。

型号 可订购的器件编号,(订购码(12NC)) 状态 标示 封装 外形图 回流焊/波峰焊 包装
NPIC6C596D-Q100 NPIC6C596D-Q100,11
(935298529118)
Obsolete no package information

环境信息

下表中的所有产品型号均已停产 。

型号 可订购的器件编号 化学成分 RoHS RHF指示符
NPIC6C596D-Q100 NPIC6C596D-Q100,11 NPIC6C596D-Q100 rohs rhf rhf
品质及可靠性免责声明

文档 (5)

文件名称 标题 类型 日期
NPIC6C596_Q100 Power logic 8-bit shift register; open-drain outputs Data sheet 2020-06-22
AN11537 Pin FMEA for NPIC Family Application note 2019-10-07
npic6c596 NPIC6C596 IBIS model IBIS model 2016-05-30
Nexperia_document_leaflet_Logic_NPIC_ShiftRegisters_201906 NPIC Logic Shift Registers Leaflet 2019-07-12
NPIC6C596D-Q100_Nexperia_Product_Reliability NPIC6C596D-Q100 Nexperia Product Reliability Quality document 2024-06-16

支持

如果您需要设计/技术支持,请告知我们并填写 应答表 我们会尽快回复您。

模型

文件名称 标题 类型 日期
npic6c596 NPIC6C596 IBIS model IBIS model 2016-05-30

How does it work?

The interactive datasheets are based on the Nexperia MOSFET precision electrothermal models. With our interactive datasheets you can simply specify your own conditions interactively. Start by changing the values of the conditions. You can do this by using the sliders in the condition fields. By dragging the sliders you will see how the MOSFET will perform at the new conditions set.